### **Greatest Common Divisor**

## 1. Synopsis:

The purpose of this lab is to teach RTL design as well as some techniques in the "top" design. Here, we take two 8-bit unsigned numbers and calculate their greatest common divisor (GCD). You will implement Euclid's Algorithm for computing GCD as a Mealy machine using one-hot state encoding. We will then implement the design on Xilinx Spartan 3E FPGA board. The key idea in this lab is to learn RTL method of design in Verilog (state machine design and data path design in Verilog) and also understanding single-stepping and Virtual I/O.

#### 2. Introduction:

In this lab, you will explore implementing a popular algorithm for computing greatest common divisor (GCD).

Prelab: If the GCD algorithm was not discussed in your class, please watch the webcast on "Small system design example - GCD" posted at <a href="http://denecs.usc.edu/hosted/puvvada/EE201L.htm">http://denecs.usc.edu/hosted/puvvada/EE201L.htm</a>. Before coming to the lab you are required to complete the state diagram provided in the prelab.

Part 1: In part 1 you will implement the core design in Verilog, create a test fixture, and simulate using Modelsim.

Part 2: In part 2 you are provided with an incomplete top level design with a number of TODO sections. These include exercising single-step clock enable control. You will complete the top level design, download to the board, and verify the results.

Part 3: In part 3, you are given a completed top design with added "Virtual I/O" for you to read and understand. This is based on an earlier example design of a divider with "Virtual I/O". A number of sections were specifically marked with questions for you to answer and demonstrate your understanding of the given design.

Part 4: Here some aspects of the top design (particularly the Virtual I/O aspects) are changed. You will revise earlier top from Part 3, implement your design using this top, download to the board, and test.

When you finish this lab, you are expected to be confident in RTL coding of any given core task and designing a suitable top including Virtual I/O to go with the core.

# 3. Algorithm:

Following is the Euclid's algorithm to compute GCD of two numbers, A and B. The algorithm was reported by J. Stein in 1967 and is available on the web at http://www.nist.gov/dads/HTML/binaryGCD.html (link is perhaps inactive) and also at http://en.wikipedia.org/wiki/Binary\_GCD\_algorithm.

- 1. if A = B, then GCD(A,B) = A
- 2. else if A is less than B, swap A and B
- 3. else if A and B are even, then the  $GCD(A,B) = 2 \times GCD(A/2,B/2)$
- 4. else if A is odd and B is even, then GCD(A,B) = GCD(A,B/2)
- 5. else if A is even and B is odd, then GCD(A,B) = GCD(A/2,B)
- 6. else if both are odd, then GCD(A,B) = GCD((A-B),B)

# 4. Description of the circuit:

In this design, you will implement a state machine along with a data path unit. This circuit will compute the greatest common divisor of two 8-bit unsigned numbers, **A** and **B**, and output the **GCD** as the result. The eight switches on the board are used to enter the two numbers, one at a time. The core design will compute the **GCD** when signalled to start and output the result for displaying on the seven segment display.

At RESET the machine goes to INITIAL state and awaits insertion of A and B. At the *first* press of BtnR the value on the switches will be stored as Ain in the *top*, and at the *second press of the same button*, BtnR, the value on the switches will be stored as Bin in the *top*. These two values will be displayed on the seven segment display. SSD3 and SSD2 show the two digits of Ain and SSD1 and SSD0 show the two digits of Bin. BtnL is used to signal the state machine to START the computation. Four LEDs, LD7-LD4, indicate the current state of the state machine. When the computation is completed, the value of A and B on the seven segment display will be replace by the result of computation. SSD3 and SSD2 will be used to show the two digits of the GCD of A and B. BtnL (which was used to signal START) is also used to signal acknowledging of noticing the results of the completed computation.



# 5. Prelab:

Q 5. 1: Note that in the top level design, we use a hex-to-ssd conversion unit to convert the 4-bit binary numbers to their corresponding seven segment code, which is then sent to one of the SSDs. In this GCD design, A, B and GCD are 8-bit numbers, instead of 4-bit numbers. To show a 8-bit numbers on a pair of SSDs do you think we display the numbers in hex digits or decimal (BCD)? (2 pts)

\_\_\_\_

To display on 4 SSDs, are you using four hex-to-ssd conversion units, or ...(2 pts)

- Q 5. 2: Follow the Euclid's algorithm and compute the GCD of the following pairs of numbers. Report your step by step computation. (6 pts = 3 + 3)
  - (a) GCD(36,24)

State: Initial A = 36 B = 24 i = 0

State: Sub A = B = i =

State: GCD = i =

State: GCD = i =

State: GCD = i =

(b) GCD(5, 15):

State: Initial 
$$A = 5$$
  $B = 15$   $i = 0$ 

State: 
$$A = B = i =$$

State: 
$$GCD = i =$$

Q 5. 3: If GCD was not discussed in class, please watch the webcast, "Small System Design Example -- GCD" at <a href="http://denecs.usc.edu/hosted/puvvada/EE201L.htm">http://denecs.usc.edu/hosted/puvvada/EE201L.htm</a>. Understand the state machine of the GCD computation thoroughly and complete the following state diagram.(5 pts)



#### 6. Procedure:

#### Part 0: Preview the completed design

61 Download two zip files ee201L GCD.zip ee201L GCD VIO.zip. Extract them to form two directories ee201L GCD and ee201L GCD VIO under your C:\Xilinx projects. Open the subdirectory ee201L GCD. Download the bit file TAs ee201 gcd top.bit to your Nexys 3 board. Operate the switches and buttons and observe LEDs and SSDs to see how your design will behave when completed for the following Ain and Bin.

Ain = 60 (00111100) = 3C hex and Bin = 84 (01010100) = 54 hex.

```
BtnD (not used here)
                                                                           3tnU (Single-Step)
                                                                      BtnL (Start/Ack)
LD7 is on to indicate q_i state
1. on reset
                                   0 0 0 0 Ain, Bin
   set sw[7:0] = 00111100
    and press BtnR (in_AB_pulse) 3 C 0 0 Ain, Bin
   set sw[7:0] = 01010100
    and press BtnR (in AB pulse) 3 C 5 4 Ain, Bin
Until now we are in \mathbf{q} i state and LD7 is on. Observe
                                                                     during q_i Ain[7:4] Ain[3:0] Bin[7:4] Bin[3:0]
that we now move to q sub state and the LD6 glows.
                                                                    during q_sub A[7:4] A[3:0] B[7:4] B[3:0]
4. press BtnL (start ack)
                                  3 C 5 4 A, B
    to start
                                  5 4 3 C A, B swapped
5. press BtnU to single-step
                                2 A 1 E A, B halved, i = 1
6. press BtnU to single-step
                                  1 5
   press BtnU to single-step
                                        0 F A, B halved, i = 2
   press BtnU to single-step
                                  0 6
                                        0 F
                                            А-В, В
                                  0 F
                                       0 6
9. press BtnU to single-step
                                            A, B swapped
10. press BtnU to single-step
                                  0 F
                                       0 3 A, B/2
                                  0 C 0 3 A-B, B
11. press BtnU to single-step
                                  0 6 0 3 A/2, B
12. press BtnU to single-step
                                  0 3 0 3 A/2, B
13. press BtnU to single-step
Until now we are in q sub state and LD6 is on.
                                                                            1
Observe that we now move to q mult state and the LD5 glows.
14. press BtnU to single-step 0 3 0 2 GCD, i_count
                                  0 6 0 1 GCD, i_count
15. press BtnU to single-step
                                                                   Ain = 60 (00111100) = 3C hex
Until now we are in q_{mult} state and LD5 is on.
Observe that we now move to q_done state and the LD4 glows.
                                                                         0 1
                                                                               0 1
16. press BtnU to single-step 0 C 0 0 GCD, i count
17. press BtnU to single-step <= nothing new happens as
    the state machine is waiting for ACK.
18. press BtnL (start_ack)
                                                                  Bin = 84 (01010100) = 54 hex
    to ACK
                                  3 C 5 4 Ain, Bin
Now we are back in q i state and LD7 glows.
```

Note: The .bit files provided by us bear "TAS" prefix. They have the dot points on SSDs lit to differentiate from the .bit files created by the students.

6.2 Also, please go through the **divider verilog** design example provided to you separately along with the associated webcasts.

**SINGLE-STEP** 

**RESET** 

#### Part 1: Core design and simulation

- 6.3 In the prelab you have downloaded two zip files  $ee201L\_GCD.zip$  and  $ee201L\_GCD\_VIO.zip$  and extracted them to form two directories  $ee201L\_GCD$  and  $ee201L\_GCD\_VIO$  under your C:\Xilinx\_projects. Each of these two subdirectories deals with two parts of this lab:  $ee201L\_GCD$  deals with parts 1 and 2 of this lab and  $ee201L\_GCD\_VIO$  deals with parts 3 and 4 of this lab.
- 6.4 Open the directory ee201L\_GCD. Open the core design file ee201\_GCD.v (in Notepad++ preferably). This (ee201\_GCD.v) is a 'bare bones' module for the GCD core design. Use this file to implement the state machine you completed in the prelab along with the required data path. Recall that the control unit and data path can be coded in the same always block. Follow the guidelines below when coding your state machine.
- Name your always and initial blocks. It makes debugging easier. After begin type a colon (:) and give a name as shown.

```
always @ (posedge Clk, posedge Reset)
begin : my GCD
```

Data registers, which usually need not be initialized at reset, should be assigned X's at reset in
order to avoid the tool from inferring an unnecessary re-circulating multiplexer with each
such register.

```
if(Reset)
  begin
    state <= I;
    i_count <= 8'bx;
    A <= 8'bx;
    B <= 8'bx;
    AB_GCD <= 8'bx;
end</pre>
```

- Although we are coding data path unit together with the control unit, you should separate state transitions from data transitions by suitable comments to make it more readable.
- 6.5 Once you have completed the core design, open the test fixture, ee201\_GCD\_tb.v, and complete the missing lines. To do so, you are required to compute the *minimum* amount of wait time required for each set of inputs (hint: minimum wait time for each set of inputs depends upon the number of cycles it will take your state machine to compute the GCD for that specific input data set). Compare the results of your simulation with the prelab and show your waveforms to your TA.

#### Part 2: Top-level design

This top design is based on the top design for the divider design example presented to you earlier.

- As a first step, get acquainted with the debouncer design. Refer to the section on debouncer and single-stepping in the handout on an example design of a divider provided to you earlier. Please read the state debouncer read diagram for the and also the ee201 debounce DPB SCEN CCEN MCEN r1.v. Test the debouncer by simulating it in modelsim using the testbench ee201 debounce DPB SCEN CCEN MCEN tb r1.v for 40 us. We recommend that you close the waveform window produced automatically for you, type restart at vsim> prompt and invoke the .do file provided to you: do ee201\_debounce\_DPB SCEN CCEN MCEN tb wave.do Please zoom into the first 1 us and then zoom in to the first 17us to notice its behavior. Notice that, in this revised code ee201 debounce DPB SCEN CCEN MCEN r1.v., we have increased the time gap between consecutive MCEN pulses to 1.342 sec.
- 6.7 Read the following two top designs of the divider example design: divider top with debounce.v and divider top with single step.v.
- 6.8 Suppose we combine both the above TOP designs together to make one TOP called, say, divider\_top\_with\_debounce\_and\_single\_step.v . And, say, the button assignment is as shown on the side. Then the instantiation lines responsible (a) for generating single-clock wide pulses for Start\_Ack\_SCEN to work as the START signal and also the ACK signal and (b) for generating the SCEN signal to work as single-step-control signal, would look like this:



We encourage you to take 30 minutes at home (not in lab) to actually create the "divider top with debounce and single step.v", synthesize, and test it on your Nexys-3.

The debouncer design here (in the GCD design) may be slightly different from the debouncer design given with the divider design. Here (in \_r1 version), we have increased the time gap between consecutive MCEN pulses to 1.342 sec. Hence instantiations of the debouncer similar to the above will use here an N\_dc parameter of 28: ee201\_debouncer  $\#(.N_dc(28))$  ee201\_debouncer 2

6.9 In our ee201\_GCD\_top.v, we intend to use **BtnL** and **BtnU** in a fashion similar to the above divider design.

In addition, we use BtnR for depositing Ain and Bin in two registers in the top (note: in the top, not in the core) called Ain and Bin. We have only 8 switches on the Nexys-3 board. But we need to provide two 8-bit operands to the core design. So we have two registers, called Ain and Bin in the top design, and we deposit an 8-bit value from the switches into one of these two registers, one at a time. We set Ain value on the switches, press BtnR once. Then set the Bin value on the switches, press BtnR the second time. This requires that we have a flip-flop to



remember if the BtnR was pressed once already. So we declared a FF ( reg A\_bar\_slash\_B; ), ini-

tialized it under reset (A\_bar\_slash\_B <= 1'b0;), and toggled it (A\_bar\_slash\_B <= ~ A\_bar\_slash\_B;) every time the BtnR was pressed. So, do you think you can use the bare BtnR signal for toggling or do you need to debounce and produce a single-clock-wide pulse, called, say, in\_AB\_Pulse? Read the incomplete ee201\_GCD\_top.v and complete the "TODO" section related to this. We have a number of "TODO" sections in ee201\_GCD\_top.v for your to complete. Use search/find function in your editor to locate them.

6.10 In another "TODO" section, you are required to write a small piece of code that will assign different values to the SSDs depending on the current state. In the initial state, the SSDs will display the Ain and Bin being conveyed to the core design. These are the values *deposited* in the Ain and Bin registers (and not the *raw* values of the switches. In the subtract state, the SSDs will display the changing values of A and B. In the multiply and done states, the SSDs will display the GCD value and 2's counter value.



To assign data values to the SSD, you can use the conditional continuous assignment operator (also known as tertiary assignment operator) as shown in the example below (this implements a 2:1 mux):

```
assign y = s ? i1 : i0;
```

Note: You can define a 4 to 1 mux using a nested operations. looking like:

```
assign y = s1 ? (s0 ? i3: i2): (s0 ? i1: i0);
```

- 6.11 Make sure that you do not display dot points on the SSDs. This is to differentiate your .bit file from the TA's .bit file!
- 6.12 After having completed all "TODO" section in the top design, synthesize, implement, and download your design to the board. Demonstrate it to your TA. Celebrate your success!!!

### Part 3: Understanding a revised TOP design incorporating multi-stepping and Virtual I/O

- 6.13 Open the directory ee201L GCD VIO. Here, we made two changes to the top design:
  - (i) replace the **SCEN** with **MCEN**,
  - (ii) add Virtual I/O so that I/O can be conducted from the Adept I/O Ex GUI
- 6.14 This part of the lab is to reaffirm your understanding of the Virtual I/O. *There is no code to write or fill-in*. You need to read the TOP design file (ee201\_gcD\_top\_vio.v) and understand. Before reading this file, first watch the webcasts related to VIO, posted for the divider design example. There are a few sections marked as "TODO". Read these sections specifically and answer the questions posed.
- 6.15 Adept Virtual I/O resource utilization for this part of the lab (unused resources are crossed out):



The push button mapping is as follows:



6.16 Download the bit file TAs\_ee201\_gcd\_top\_vio.bit and test VIO operation. Please read and understand the ee201\_gcD\_top\_vio.v. Search for the sections marked with "TODO". Some questions are included in these sections. Arrive at your answers and discuss with your TA. No written report is needed for this part. Celebrate your success!!!

#### Part 4: Revising the TOP design to change some Virtual I/O resource usage

6.17 Here, we want you to modify the top design as per the diagram below:



8 Switches on the real Nexys-3 are disabled

Replica of the 5 buttons

6.18 Make a directory called ee201L\_GCD\_VIO\_Part\_4 under your C:\Xilinx\_projects. Copy source files (.v and .ucf files) from the ee201L\_GCD\_VIO directory to this directory. Rename ee201\_GCD\_top\_VIO.v as ee201\_GCD\_top\_Part\_4\_VIO.v but leave the module name as is (ee201\_GCD\_top\_VIO). Here we do \*not\* use the 8 switches on the Nexys-3 board for inputting Ain/Bin. We remove the Ain/Bin registers in the TOP design and the BtnR function (in\_A\_in\_B) to deposit Ain or Bin, one at a time. We use the 16 switches on the Adept VIO to convey 8-bit Ain and 8-bit Bin to the GCD core design. We also provide for sending 16-bit data alternatively by using the "To FPGA" box facility. We were (in Part 3) merely displaying the 4-digit SSD display on the Nexys-3 board in the "from FPGA" box. In this part (Part 4), we improve the display by showing all the four 8-bit items in the "from FPGA" box:

Download the given bit file, TAs ee201 GCD top Part 4 VIO.bit and note the behavior.



Example display in the last clock in Subtract state. In Mult and Done states, we expect A and B to show as both three (303 meaning 0303), but if you performed the harmless operation, A <= A - B; in the last clock in the subtract state, you would see just (3 for 0003) for A and B. It means A became zero.

6.19 Edit your ee201\_GCD\_top\_Part\_4\_vIO.v to satisfy the above requirements. Implement and test your design. Demonstrate to your TA. Celebrate your success!!!

| 7. | Lab | Rep | ort: |
|----|-----|-----|------|
|----|-----|-----|------|

| Name:        | Date:           |
|--------------|-----------------|
| Lab Session: | TA's Signature: |

| <b>For TAs:</b> Pre-lab (15): | Implementation (30+10): | Report (out of 45): |
|-------------------------------|-------------------------|---------------------|
| Comments:                     |                         |                     |

- Q 7. 1: Attach the files or submit them online as directed by your TA/instructor (ee201\_GCD.v, ee201\_GCD\_top.v, ee201\_GCD\_top\_Part\_4\_VIO.v).
- Q 7. 2: What is the frequency of the clock you used in the top design to capture the value of the switches into registers A and B? (2 pts) \_\_\_\_\_\_ Assume that whenever a user presses BtnR, he or she holds the button down for about 0.25 seconds. Based on this 0.25 seconds depression time, compute the number of times A or B values are registered at the press of the corresponding buttons. (6pts)

Q 7. 3: Here we used a single flip-flop (or flag) called A\_bar\_slash\_B to make it possible to accept Ain first followed by Bin next. To capture 16 items (item 0 to item 15), would you use 16 flip-flops/flags or will you be able to manage with a small counter? Explain. (7pts)